

Vishay Siliconix

COMPLIANT

### **Power MOSFET**

| PRODUCT SUMMARY                 |                             |  |  |  |  |
|---------------------------------|-----------------------------|--|--|--|--|
| V <sub>DS</sub> (V)             | 250                         |  |  |  |  |
| $R_{DS(on)}\left(\Omega\right)$ | V <sub>GS</sub> = 10 V 0.28 |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC)      | 68                          |  |  |  |  |
| Q <sub>gs</sub> (nC)            | 11                          |  |  |  |  |
| Q <sub>gd</sub> (nC)            | 35                          |  |  |  |  |
| Configuration                   | Single                      |  |  |  |  |



### **FEATURES**

- Surface Mount
- · Available in Tape and Reel
- · Dynamic dV/dt Rating
- Repetitive Avalanche Rated
- · Fast Switching
- · Ease of Paralleling
- Simple Drive Requirements
- Lead (Pb)-free Available

### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The SMD-220 is a surface mount power package capable of accommodating die size up to HEX-4. It provides the highest power capability and the lowest possible on-resistance in any existing surface mount package. The SMD-220 is suitable for high current applications because of its low internal connection resistance and can dissipate up to 2.0 W in a typical surface mount application.

| ORDERING INFORMATION |             |                         |                         |  |
|----------------------|-------------|-------------------------|-------------------------|--|
| Package              | SMD-220     | SMD-220                 | SMD-220                 |  |
| Lead (Pb)-free       | IRF644SPbF  | IRF644STRLPbFa          | IRF644STRRPbFa          |  |
|                      | SiHF644S-E3 | SiHF644STL-E3a          | SiHF644STR-E3a          |  |
| SnPb                 | IRF644S     | IRF644STRL <sup>a</sup> | IRF644STRR <sup>a</sup> |  |
| SIIFD                | SiHF644S    | SiHF644STL <sup>a</sup> | SiHF644STR <sup>a</sup> |  |

### Note

a. See device orientation.

| PARAMETER                                       |                         |                         | SYMBOL          | LIMIT | UNIT |
|-------------------------------------------------|-------------------------|-------------------------|-----------------|-------|------|
| Drain-Source Voltage                            |                         |                         | V <sub>DS</sub> | 250   | V    |
| Gate-Source Voltage                             |                         |                         | V <sub>GS</sub> | ± 20  | v    |
| Continuous Drain Current                        | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 25 °C  | ,               | 14    |      |
|                                                 | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 100 °C | I <sub>D</sub>  | 8.5   | А    |
| Pulsed Drain Current <sup>a</sup>               |                         |                         | I <sub>DM</sub> | 56    |      |
| Linear Derating Factor                          |                         |                         |                 | 1.0   | W/°C |
| Linear Derating Factor (PCB Mount) <sup>e</sup> |                         |                         |                 | 0.025 |      |
| Single Pulse Avalanche Energy <sup>b</sup>      |                         |                         | E <sub>AS</sub> | 550   | mJ   |
| Avalanche Current <sup>a</sup>                  |                         |                         | I <sub>AR</sub> | 14    | Α    |
| Repetiitive Avalanche Energy <sup>a</sup>       |                         |                         | E <sub>AR</sub> | 13    | mJ   |
| Maximum Power Dissipation                       | T <sub>C</sub> =        | T <sub>C</sub> = 25 °C  |                 | 125   | ۱۸،  |
| Maximum Power Dissipation (PCB Mount)e          | T <sub>A</sub> =        | : 25 °C                 | P <sub>D</sub>  | 3.1   | W    |

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# **IRF644S, SiHF644S**

# Vishay Siliconix



| <b>ABSOLUTE MAXIMUM RATINGS</b> T <sub>C</sub> = 25 °C, unless otherwise noted |          |                                   |                  |      |  |
|--------------------------------------------------------------------------------|----------|-----------------------------------|------------------|------|--|
| PARAMETER                                                                      | SYMBOL   | LIMIT                             | UNIT             |      |  |
| Peak Diode Recovery dV/dt <sup>c</sup>                                         |          | dV/dt                             | 4.8              | V/ns |  |
| Operating Junction and Storage Temperature Range                               |          | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C   |  |
| Soldering Recommendations (Peak Temperature)                                   | for 10 s |                                   | 300 <sup>d</sup> |      |  |

### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}$  = 50 V, starting  $T_J$  = 25 °C, L = 4.5 mH,  $R_G$  = 25  $\Omega$ ,  $I_{AS}$  = 14 A (see fig. 12).
- c.  $I_{SD} \leq$  14 A,  $dI/dt \leq$  150 A/µs,  $V_{DD} \leq V_{DS}, \, T_{J} \leq$  150 °C.
- d. 1.6 mm from case.
- e. When mounted on 1" square PCB (FR-4 or G-10 material).

| THERMAL RESISTANCE RATINGS                           |                   |      |      |      |  |
|------------------------------------------------------|-------------------|------|------|------|--|
| PARAMETER                                            | SYMBOL            | TYP. | MAX. | UNIT |  |
| Maximum Junction-to-Ambient                          | R <sub>thJA</sub> | -    | 62   |      |  |
| Maximum Junction-to-Ambient (PCB Mount) <sup>a</sup> | R <sub>thJA</sub> | -    | 40   | °C/W |  |
| Maximum Junction-to-Case (Drain)                     | R <sub>thJC</sub> | -    | 1.0  |      |  |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                               | SYMBOL                | TES                                                                                        | MIN.                                                                                                  | TYP. | MAX. | UNIT  |      |
|-----------------------------------------|-----------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Static                                  |                       |                                                                                            |                                                                                                       |      |      |       |      |
| Drain-Source Breakdown Voltage          | V <sub>DS</sub>       | V <sub>GS</sub> =                                                                          | = 0 V, I <sub>D</sub> = 250 μA                                                                        | 250  | -    | -     | ٧    |
| V <sub>DS</sub> Temperature Coefficient | $\Delta V_{DS}/T_{J}$ | Reference                                                                                  | e to 25 °C, I <sub>D</sub> = 1 mA                                                                     | -    | 0.34 | -     | V/°C |
| Gate-Source Threshold Voltage           | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                          | · V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                                           | 2.0  | -    | 4.0   | ٧    |
| Gate-Source Leakage                     | I <sub>GSS</sub>      | ,                                                                                          | V <sub>GS</sub> = ± 20 V                                                                              | -    | -    | ± 100 | nA   |
| 7 0                                     |                       | V <sub>DS</sub> =                                                                          | 250 V, V <sub>GS</sub> = 0 V                                                                          | -    | -    | 25    | μΑ   |
| Zero Gate Voltage Drain Current         | I <sub>DSS</sub>      | V <sub>DS</sub> = 200 V                                                                    | ', V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                                     | -    | -    | 250   |      |
| Drain-Source On-State Resistance        | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                     | I <sub>D</sub> = 8.4 A <sup>b</sup>                                                                   | -    | -    | 0.28  | Ω    |
| Forward Transconductance                | 9 <sub>fs</sub>       | $V_{DS} = 50 \text{ V}, I_{D} = 8.4 \text{ A}^{b}$                                         |                                                                                                       | 6.7  | -    | -     | S    |
| Dynamic                                 |                       |                                                                                            |                                                                                                       |      |      |       |      |
| Input Capacitance                       | C <sub>iss</sub>      | $V_{GS} = 0 \text{ V},$ $V_{DS} = 25 \text{ V},$ $f = 1.0 \text{ MHz}, \text{ see fig. 5}$ |                                                                                                       | -    | 1300 | -     | pF   |
| Output Capacitance                      | C <sub>oss</sub>      |                                                                                            |                                                                                                       | -    | 330  | -     |      |
| Reverse Transfer Capacitance            | C <sub>rss</sub>      |                                                                                            |                                                                                                       | -    | 85   | -     |      |
| Total Gate Charge                       | Qg                    |                                                                                            | $V_{GS} = 10 \text{ V}$ $I_D = 7.9 \text{ A}, V_{DS} = 200 \text{ V},$ see fig. 6 and 13 <sup>b</sup> |      | -    | 68    | nC   |
| Gate-Source Charge                      | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                     |                                                                                                       |      | -    | 11    |      |
| Gate-Drain Charge                       | Q <sub>gd</sub>       |                                                                                            | goo ngi o ana io                                                                                      | -    | -    | 35    |      |
| Turn-On Delay Time                      | t <sub>d(on)</sub>    |                                                                                            |                                                                                                       | -    | 11   | -     |      |
| Rise Time                               | t <sub>r</sub>        | V <sub>22</sub> -                                                                          | 125 V, I <sub>D</sub> = 7.9 A,                                                                        | -    | 24   | -     |      |
| Turn-Off Delay Time                     | t <sub>d(off)</sub>   | $R_{\rm G} = 9.1 \ \Omega, \ R_{\rm D} = 8.7 \ \Omega, \ {\rm see \ fig. \ 10^b}$          |                                                                                                       | -    | 53   | -     | - ns |
| Fall Time                               | t <sub>f</sub>        |                                                                                            |                                                                                                       | -    | 49   | -     |      |
| Internal Drain Inductance               | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from<br>package and center of<br>die contact                 |                                                                                                       | -    | 4.5  | -     | nl l |
| Internal Source Inductance              | L <sub>S</sub>        |                                                                                            |                                                                                                       | -    | 7.5  | -     | nH   |



| <b>SPECIFICATIONS</b> T <sub>J</sub> = 25 °C, unless otherwise noted |                 |                                                                                                   |      |      |      |      |  |
|----------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------|------|------|------|------|--|
| PARAMETER                                                            | SYMBOL          | TEST CONDITIONS                                                                                   | MIN. | TYP. | MAX. | UNIT |  |
| Drain-Source Body Diode Characteristics                              |                 |                                                                                                   |      |      |      |      |  |
| Continuous Source-Drain Diode Current                                | I <sub>S</sub>  | MOSFET symbol showing the                                                                         | -    | -    | 14   | Α    |  |
| Pulsed Diode Forward Current <sup>a</sup>                            | I <sub>SM</sub> | integral reverse p - n junction diode                                                             | -    | -    | 56   |      |  |
| Body Diode Voltage                                                   | $V_{SD}$        | $T_J = 25  ^{\circ}\text{C}, \ I_S = 14  \text{A}, \ V_{GS} = 0  \text{V}^{\text{b}}$             | -    | -    | 1.8  | ٧    |  |
| Body Diode Reverse Recovery Time                                     | t <sub>rr</sub> | T = 25 °C   = 7.0 A dl/dt = 100 A/uch                                                             | -    | 250  | 500  | ns   |  |
| Body Diode Reverse Recovery Charge                                   | Q <sub>rr</sub> | $T_J = 25  ^{\circ}\text{C}, I_F = 7.9  \text{A}, dI/dt = 100  \text{A}/\mu\text{s}^{\text{b}}$   | -    | 2.3  | 4.6  | μC   |  |
| Forward Turn-On Time                                                 | t <sub>on</sub> | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and L <sub>D</sub> ) |      |      |      |      |  |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq 300~\mu s;$  duty cycle  $\leq 2~\%.$

### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics,  $T_C = 25$  °C



Fig. 2 - Typical Output Characteristics,  $T_C$  = 150  $^{\circ}C$ 

# Vishay Siliconix





Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage







Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 8 - Maximum Safe Operating Area



Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms

# Vishay Siliconix





Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Curr







Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit





\* V<sub>GS</sub> = 5 V for logic level devices

Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?91040.



Vishay

### **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Revision: 18-Jul-08

Document Number: 91000 www.vishay.com